# Designs of BCD Adder Based on Excess-3 Code in Quantum-Dot Cellular Automata

Venkata Sreenivas Reddy Palem

**Electronics and Communication Engineering Group** 

Indian Institute of Technology Sri City.

**Sri City – 517646, India.** 

Sreenivasreddy.p21@iiits.in

## **Abstract:**

Quantum-dot Cellular Automata (QCA), nano-electronic technology, innovative garnered attention for its minute feature sizes at the molecular or atomic level and its exceptionally low power consumption, positioning it as a prospective replacement for conventional complementary metal oxide semiconductor (CMOS) technology. Binary-Coded Decimal (BCD) adders, integral in industrial computing, are the focal point of this proposal, where we introduce two types of excess-3 code (XS-3) based BCD adders (XS-3DAs). Leveraging ripple-carry adders (RCA) and parallel binary adders (PBA) in the QCA Designer tool, we construct these XS-3DAs, with the PBAbased variant incorporating a novel correction logic.

Implementing these designs for 4-bit, 8-bit, and 16-bit configurations, comparative analyses reveal that, as the design scales, the PBA-based XS-3DAs exhibit substantial reductions in delay and areadelay product (ADP) compared to their RCA-based counterparts. Specifically, when contrasted with the 16-digit RCA-based XS-3DA, the proposed 16-digit PBA-based XS-3DA demonstrates noteworthy reductions of 37.88% in cell count, 25.99% in area, 37.68% in delay, and 53.88% in ADP. Key index terms encapsulating the essence of this study include QCA, excess-3 code, and BCD adder.

## Introduction:

Data processing in computers is fundamentally binary-centric, but given people's inclination towards decimal numbers, there is a growing demand for computers to directly handle decimal data. Anticipating future challenges with CMOS technology, such as the short channel effect and high lithography cost, nanotechnologies, notably Quantum-dot Cellular Automata (QCA), emerge as promising alternatives with substantial potential for integrated circuit design and manufacturing. QCA technology, renowned for its high device density, rapid switching speeds, and ultra-low energy consumption, holds significant research opportunities and widespread application prospects.

The XS-3 concept, briefly introduced here, involves the addition of 8421 Binary-Coded Decimal (BCD) codes and (0011)<sub>2</sub>, forming a self-complementary BCD code. This biased representation enables easy 9's complementation, simplifying calculations. For instance, the XS-3 of 2 is 0101, and reversing each digit yields 1010, precisely the XS-3 of 7. Researchers have explored QCA-based BCD converters, including 8421 BCD code to XS-3 and vice versa, harnessing the advantages of XS-3 for BCD adder designs. Various approaches to BCD adders have been studied in previous works, ranging from modular designs in 2008 to correction logic formulations for delay reduction and novel structures for compact layouts in subsequent years.





Fig. 1. QCA cells and QCA clock. (a) QCA cells and (b) QCA clock.

Notably, no QCA-based XS-3DAs have been reported in the literature. In this brief, we propose RCA-based and PBA-based XS-3DAs, with the PBA-based variant featuring a new correction logic. Utilizing the QCA Designer tool, we implement and analyze these XS-3DAs, demonstrating that, with increasing design scaling, the PBA-based XS-3DAs exhibit significantly reduced delay and area-delay product compared to their RCA-based counterparts.



Fig. 2. QCA basic gates. (a) inverter, (b) 3-input majority gate and (c) 3-input XOR gate.



Fig. 3. Block diagram of 1-digit RCA-based XS-3DA.

The subsequent sections are organized as follows: Section II provides an introduction to the QCA technology, Section III outlines RCA-based and PBA-based XS-3DAs, Section IV presents simulation results and comparisons, and Section V concludes the brief.

## Literature Review:

## I. PRELIMINARIES OF QCA

Quantum-dot Cellular Automata (QCA) operates on QCA cells as its fundamental unit, each comprising two free electrons and four quantum dots. The electrostatic force effect allows the free electrons to settle into two stable states, representing binary values. QCA's distinct clock mechanism ensures signal stability, featuring four clock phases: switch, hold, release, and relax. During the switch phase, QCA cells enter the polarization state, reaching maximum polarity and remaining unchanged in the

hold phase. The release phase sees a decrease in cell polarity, and in the relax phase, QCA cells lose polarization, reaching a non-polarized state. Figure 1 illustrates the QCA cells and clock mechanism.

Basic logic devices in QCA consist of 3-input majority gates and inverters, as depicted in Figure 2. Inverters reverse input signals, and 3-input majority gates adhere to the majority rule. The XOR function is achievable through a QCA-based gate, differing from the CMOS circuit's XOR gate construction. Figure 2 (c) showcases a 3-input XOR gate. These foundational elements lay the groundwork for understanding the unique characteristics and operations of QCA in subsequent sections.

# II. PROPOSED RCA-BASED AND PBA-BASED XS-3Das:

#### A. RCA-Based XS-3Das:

The XS-3 code is generated by adding 8421 Binary-Coded Decimal (BCD) codes and (0011)<sub>2</sub>. When adding two decimal numbers represented by XS-3S, the carry can be correctly generated, but the sum requires correction. The correction process involves adding (0011)<sub>2</sub>to the sum if the carry is "1" and adding (1101)<sub>2</sub>if the carry is "0." The correction logic circuit generates the two correction signals, (0011)<sub>2</sub> and (1101)<sub>2</sub>.

The block diagram in Figure 3 illustrates the structure of the 1-digit RCA-based XS-3DA, comprising a 4-bit binary adder (ADD1), correction logic (CL), and another 4-bit binary adder (ADD2). Input signals dA<sub>3:0</sub> and dB<sub>3:0</sub> represent two decimal numbers in excess-3 codes, while dCout and dS<sub>3:0</sub> denote the carry and sum of the 1-digit XS-3DA. (ADD<sub>1</sub>) computes binary bS<sub>3:0</sub> and carry bCout by adding dA<sub>3:0</sub>, dB<sub>3:0</sub> and dCin. The CL circuit, composed of an inverter, generates the correction signal cL3:0. When bCout is 1, cL3:0 becomes  $(0011)_2$ , and when bCout is 0, it becomes  $(1101)_2$ . (ADD<sub>2</sub>) combines cL<sub>3:0</sub> and bS<sub>3:0</sub> to produce decimal dS<sub>3:0</sub>. The delay expressions for the 1-digit RCAbased XS-3DA outputs (Cout and dS3:0 are expressed by formulas (1)–(2).

$$D(1)_{C} = D_{ADD1} \tag{1}$$

$$D(1)_{S} = D_{ADD1} + D_{CL} + D_{ADD2}$$
 (2)

 $D_{ADD1}$ ,  $D_{CL}$  and  $D_{ADD2}$  represent the delay of ADD<sub>1</sub>, CL and ADD<sub>2</sub>, respectively. The delay of the outputs (Cout and dS<sub>3:0</sub>) of the n-digit RCA-based XS-3DA can be expressed by formulas (3)–(4).

$$D(n)_{C} = nD_{ADD1}$$
 (3)

$$D(n)_{S} = nD_{ADD1} + D_{CL} + D_{ADD2}$$
 (4)

Previous studies have proved that the introduction of XOR logic to construct full adders can effectively reduce overhead of QCA circuits [8]. We use a 3input XOR gate and a 3- input majority gate to propose a full adder (see Pro-FA in Fig. 4 and Table II) to reduce circuit overhead. Figure 4 shows the layout of the proposed 1-digit RCA-based XS-3DA in the QCA Designer tool. The cells marked with " " are on the second layer, and the cells marked with "x" are on the third layer. The dA3:0 and dB3:0 are two groups of input signals. The dCin represents the input carry signal, dCout represents the output carry signal, and dS3:0 represents the sum signal. The design consists of 539 cells, with an area of 0.60 um2, a delay of 2.25 clocks for signal dS3:0, and a delay of 1.25 clocks for the signal dCout. It is a 3layer design. ADD1 and ADD2 of the proposed 1digit RCA-based XS-3DAs are implemented using the proposed FAs. Because the signal cLO is always "1", the rightmost FA of ADD2 can be replaced by an inverter. N-digit RCA-based XS-3DAs can be constructed using the proposed RCA-based XS-3DAs



Fig. 4. Layout of the proposed 1-digit RCA-based XS-3DA.



Fig. 5. Block diagram of 1-digit BCD adder [8].

#### B. PBA-Based XS-3Das:

Figure 5 shows a block diagram of BCD adders [6]. Ajitha et al. and Zhang et al. have applied the block diagram to design BCD adders based on 8421 BCD codes, respectively [5], [6]. We apply this method for the construction of XS-3DAs.

The following is the analysis of the proposed PBA-based XS-3DAs. The signals dA<sub>3:0</sub> and dB<sub>3:0</sub> are two decimal input numbers represented by excess-3 codes. It can be seen from Fig. 5 that, after adjusting the input of signal dCin, when the signal bS<sub>3:0</sub> is greater than or equal to "10", the carry signal bCout is correct no matter the value of dCin; when bS<sub>3:0</sub> is less than "9", the carry signal bCout is correct no matter the value of dCin; when bS<sub>3:0</sub> is equal to "9" and dCin is equal to "0", the carry signal bCout is correct; when bS<sub>3:0</sub> is equal to "9" and dCin is equal to "1", the signal bCout is "0", which is wrong and needs to be corrected. The output carry dCout of the XS-3DAs can be rewritten as formula (5).

The excess-3 code of "9" is (1111) XS-3. Formula (5) can be rewritten as formula (6).

$$\begin{split} dC_{out} &= bC_{out} + \left(bS_{3:0} == (1111)_{XS-3}\right) dC_{in} \\ dC_{out} &= bC_{out} + bS_3 \cdot bS_2 \cdot bS_1 \cdot bS_0 \cdot dC_{in} \\ dC_{out} &= bC_{out} + (bS_3 \cdot bS_2) \cdot (bS_1 \cdot bS_0) \cdot dC_{in} \end{split} \tag{6}$$

Figure 6 shows the proposed CL circuit of PBA-based XS3DAs. The CL circuit of the proposed PBA-based XS-3DAs can process signals bS<sub>3:0</sub>, bCout and dCin to obtain signals dCout. Figure 7 shows the schematic diagram of the proposed PBA-based XS-3DAs. Compared with the CL circuit of the RCA-based XS-3DAs, although the proposed CL circuit of the PBA-based XS-3DAs has five more gates, the

signal dCin can flow directly into the CL circuit without flowing through  $ADD_1$  and each  $ADD_1$  of n-digit XS-3DA can be operated in parallel to reduce delay. Theoretically, when dCin is inputted, the carry signal dCout can be output after a delay of 0.5 clocks in QCA circuit, which can significantly reduce the delay of the n-digit XS-3DAs.



Fig. 6. The proposed CL circuit of PBA-based XS-3DAs.



Circuit diagram of the proposed 1-digit PBA-based XS-3DA.

The delay of the outputs (Cout and  $dS_{3:0}$ ) of the proposed 1-digit PBA-based XS-3DA can be expressed by formulas (7)–(8). For brevity, the CL circuit is divided into  $CL_1$ ,  $CL_2$  and  $CL_3$  as shown in Fig. 7

$$D(1)_{C} = D_{ADD1} + D_{CL1} + D_{CL2}$$
 (7)

$$D(1)_{S} = D_{ADD1} + D_{CL} + D_{ADD2}$$
 (8)

The delay of the outputs (Cout and  $dS_{3:0}$ ) of the proposed n-digit PBA-based XS-3DA can be expressed by formulas (9)–(10)

$$D(n)_{C} = D_{ADD1} + D_{CL1} + nD_{CL2}$$

$$D(n)_{S} = D_{ADD1} + D_{CL1} + nD_{CL2} + D_{CL3} + D_{ADD2}$$
(10)

Figure 8 depicts the layout of the proposed 1-digit Parallel Binary Adder (PBA)-based XS-3DA, implemented using the QCA Designer tool. Comprising 675 cells, the design occupies an area of 0.68um2, featuring a delay of 3.25 clocks for the signal dS3:0 and a delay of 2.25 clocks for the signal dCout. This 3-layer design incorporates a unique configuration where the low carry input of the leftmost Full Adder (FA) in ADD₁ is set to "-1," and the carry signal dCin is directly inputted into the Correction Logic (CL) circuit and ADD<sub>2</sub> for computation. The proposed design utilizes the USE mechanism, known for its flexibility in creating feedback paths of varying lengths and a welldefined clocking circuitry. The USE mechanism's clock circuitry is simple, ensuring high design flexibility in the implementation of the PBA-based XS-3DA.



Fig. 8. Layout of the proposed 1-digit PBA-based XS-3DA.

### **IV. SIMULATION:**

#### A.Simulation Results:

Figure 9 shows the simulation results of the proposed 1-digit PBA-based XS-3DA in the QCA Designer tool. The simulation engine of QCA Designer was set to the coherence vector engine [14], [15].

The other parameters of QCA Designer are set as default [16]. The delay of signal dCout is set to the same delay as signal  $dS_{3:0}$  to synchronize outputs.



Fig. 9. Simulation results of the proposed 1-digit PBA-based XS-3DA.

### B. Complexity Analysis:

We estimate area and delay based on the number of used QCA-based gates in the XS-3DAs. Ds presents the delay of the signal dSn-1:n-4 and Dc presents the delay of the signal dCout. Formula (11) presents the calculation of ADP [17].

$$ADP = Area \times Ds -----(11)$$

The proposed 1-digit RCA-based XS-3DA consists of 16 QCA-based gates, including 7 majority gates, 2 inverters and 7 XOR gates. Thus, the area complexity of the n-digit RCA-based XS-3DA is 16n. The used QCA-based XOR gate requires a delay of a gate for calculation. The QCA-based ADD1 and ADD2 both requires a delay of 4 gates for calculation. The CL circuit of the proposed RCAbased XS-3DA composed of an inverter, which requires a delay of a gate. It can be seen from formulas (3)–(4) that, the input signals of the n-digit RCA-based adder flow through n ADD1s to get the signal dCout, and then flow through one CL circuit and one ADD2 to get the signal dSn-1:n-4. Therefore, the signals dCout and dSn-1:n-4 of the proposed n-digit RCA-based XS-3DA require a delay of 4n gates and 4n+5 gates, respectively. The proposed 1-digit PBA-based XS-3DA consists of 22 QCA-based gates, including 13 majority gates, 1 inverter and 8 XOR gates. Thus, the area complexity of the n-digit PBA-based XS-3DA is 22n. The CL1, CL2 and CL3 of the proposed PBA-based XS-3DA require a delay of two gates, two gates and one gate, respectively. It can be seen from formulas (9)–(10) that, the input signals of the n-digit PBA-based XS-3DA flow through one ADD1, one CL1 and n CL2s to get the signal dCout, then flow through one CL3 and one ADD2 to get the signal dSn-1:n-4. Therefore, the signals dCout and dSn-1:n-4 of the proposed ndigit PBA-based XS-3DA require a delay of 2n+6 gates and 2n+11 gates, respectively.

TABLE I THEORETICAL COMPARISONS OF THE PROPOSED XS-3DAS

| Design   | MG  | INV  | XOR | Area | De    | lay     | ADP           |
|----------|-----|------|-----|------|-------|---------|---------------|
| Design   | MG  | IINV | AUK | Area | Ds    | $D_{C}$ | ADF           |
| Pro-RCA1 | 7   | 2    | 7   | 16   | 9     | 4       | 144           |
| Pro-RCAn | 7n  | 2n   | 7n  | 16n  | 4n+5  | 4n      | $64n^2 + 80n$ |
| Pro-PBA1 | 13  | 1    | 8   | 22   | 13    | 8       | 286           |
| Pro-PBAn | 13n | n    | 8n  | 22n  | 2n+11 | 2n+6    | 44n2+242n     |

TABLE II COMPARISONS OF ALTERNATIVE FAS

| Design | Cell<br>Count | Area<br>(um²) | Delay<br>(Clocks) | ADP   | Layer<br>type | Total<br>energy<br>dissipation |
|--------|---------------|---------------|-------------------|-------|---------------|--------------------------------|
| [10]   | 86            | 0.09          | 0.75              | 0.068 | M             | 2.92e-002                      |
| [11]   | 58            | 0.03          | 0.75              | 0.023 | M             | 2.59e-002                      |
| [12]   | 57            | 0.04          | 1.00              | 0.040 | C             | 1.86e-002                      |
| Pro-FA | 57            | 0.05          | 0.50              | 0.025 | M             | 2.89e-002                      |

# **Comparisions:**

Table II shows the comparison of alternative adders. The proposed multilayer adder has a compact and regular layout, and the positions of the low carry terminal and the high output terminal are easy to access, which is very convenient for the construction of RCA. The proposed adder has a low delay and can be flexibly used in the design of decimal adders. Table III shows the comparisons of the decimal adders in terms of cell count, delay, area, ADP and layer type. Based on the proposed two XS-3DAs, 4-digit, 8-digit and 16-digit XS-3DAs are constructed, respectively. The decimal adders in [4], [5], [6], [7], [8] are based on 8421 BCD code. It can be seen from Table III that the proposed RCA-based XS-3DAs have the lowest area and delay overhead. The proposed PBA based XS-3DAs has the lowest area and ADP. Note that, the complexity analysis is based on the number of QCA gates, without considering the QCA wires for synchronous output. With the scale of the designs increases, the delay of the RCA based XS-3DA begins to be greater than that of the PBA-based XS-3DA, so that the RCA-based XS-3DA requires more QCA wires to synchronize outputs, resulting in the increase of its area. It can be calculated from Table III that, compared with the 16-digit RCA-based XS-3DAs, the cell count, area, delay and ADP of the 16-digit PBA-based XS-3DAs are reduced by 37.88%, 25.99%, 37.68% and 53.88%, respectively. Table IV shows the comparisons of energy dissipation of the proposed XS-3DAs. The energy dissipation of the proposed designs was estimated by QCA Designer-E tool. Because the CL circuit of the 1digit PBA-based XS-3DA is more complex, its energy dissipation is greater than that of the 1digit RCA based XS-3DA. However, with the design scale increases, the energy dissipation of PBA-based XS-3DA is gradually less than that of RCA-based XS-3DA (see Pro- RCA16 vs ProPBA16).

TABLE III COMPARISONS OF THE DECIMAL ADDERS

| Design                     | Digits | Cell<br>Count | Area<br>(um²) | Delay<br>(Clocks) | ADP    | Layer<br>type |
|----------------------------|--------|---------------|---------------|-------------------|--------|---------------|
| RCA-based                  | 1      | 669           | 2.28          | 3.00              | 6.84   | M             |
| [4]                        | 4      | 3981          | 11.04         | 8.25              | 91.08  | M             |
| (8421)                     | 8      | 11717         | 34.32         | 15.25             | 523.38 | M             |
| RCA-based                  | 1      | 918           | 3.03          | 4,00              | 12.12  | М             |
| [6]                        | 4      | 4226          | 17.04         | 7.00              | 119.28 | M             |
| (8421)                     | 8      | 10091         | 48.27         | 11.00             | 530.97 | M             |
| PBA-based                  | 1      | 1294          | 2.64          | 3.75              | 9.90   | M             |
| [6]                        | 4      | 5500          | 11.46         | 5.25              | 60.17  | M             |
| (8421)                     | 8      | 13456         | 35.13         | 7.25              | 254,69 | M             |
| RCA-based<br>[7]<br>(8421) | 1      | 594           | 2.16          | 2.50              | 5.40   | М             |
| RCA-based                  | 1      | 476           | 0.64          | 2.25              | 1.44   | C             |
| [8]                        | 4      | 3075          | 5.37          | 8.25              | 44.30  | C             |
| (8421)                     | 8      | 9265          | 18.15         | 16.25             | 294.94 | C             |
| RCA-based                  | 1      | 419           | 1.08          | 2.25              | 2.43   | М             |
| [8]                        | 4      | 2178          | 7.56          | 6.75              | 51.03  | M             |
| (8421)                     | 8      | 5710          | 23.88         | 12.75             | 304.47 | M             |
| PBA-based                  | 1      | 733           | 1.01          | 3.50              | 3.54   | С             |
| [8]                        | 4      | 3494          | 4.98          | 6.50              | 32.37  | C             |
| (8421)                     | 8      | 8572          | 12.73         | 10.50             | 133.67 | C             |
| PBA-based                  | 1      | 588           | 1.47          | 3.00              | 4.41   | М             |
| [8]                        | 4      | 2400          | 6.81          | 3.75              | 25.54  | M             |
| (8421)                     | 8      | 5089          | 15.66         | 4.75              | 74.39  | M             |
|                            | 1      | 539           | 0.60          | 2.25              | 1.35   | М             |
| Pro-RCA                    | 4      | 2771          | 3.16          | 5.25              | 16.59  | M             |
| (XS-3)                     | 8      | 7315          | 9:08          | 9.25              | 83.99  | M             |
|                            | 16     | 28760         | 28.70         | 17.25             | 495.08 | M             |
|                            | 1      | 715           | 0.68          | 3.25              | 2.21   | М             |
| Pro-PBA                    | 4      | 3253          | 3.43          | 4.75              | 16.29  | M             |
| (XS-3)                     | 8      | 7329          | 7.77          | 6.75              | 52.45  | M             |
|                            | 16     | 17867         | 21.24         | 10.75             | 228.33 | M             |

TABLE IV COMPARISONS OF ENERGY DISSIPATION OF THE PROPOSED XS-3DAS

| Design     | Total energy<br>dissipation (eV) | Average energy<br>dissipation (eV) |
|------------|----------------------------------|------------------------------------|
| Pro- RCA1  | 1.97e-001                        | 1.79e-002                          |
| Pro- RCA4  | 8.70e-001                        | 7.91e-002                          |
| Pro- RCA8  | 1.90e-000                        | 1.72e-001                          |
| Pro- RCA16 | 4.50e-000                        | 4.09e-001                          |
| Pro-PBA1   | 2.24e-001                        | 2.04e-002                          |
| Pro-PBA4   | 9.94e-001                        | 9.04e-002                          |
| Pro-PBA8   | 2.07e-000                        | 1.88e-001                          |
| Pro-PBA16  | 4.45e-000                        | 4.05e-001                          |

## Conclusion:

In this brief, we have proposed novel RCA-based and PBA based XS-3DAs in the QCA Designer tool. A new correction circuit is used to construct the PBA-based XS-3DAs. Our proposed RCA-based and PBA-based XS-3DAs show excel lent performance in terms of area and ADP. We have analyzed and compared the characteristics of the two types of XS-3DAs. The proposed CL circuit can significantly reduce the delay and ADP of the n-digit RCA-based XS-3DAs, thus saving the overall cost of QCA circuit designs.

## References:

- [1] K. Karthik, "An efficient design approach of BCD to excess-3 code converter based on QCA," Int. J. Eng. Res. Technol., vol. 6, no. 6, pp. 310–316, 2017.
- [2] A. Khan, N. Safoev, and R. Arya, "Modeling of excess-3 to BCD code converter for nano system using quantum-dot cellular automata techonology," Int. J. Numer. Model. Electron. Netw. Devices Fields, to be published.
- [3] M. Taghizadeh, M. Askari, and K. Fardad, "BCD computing structures in quantum-dot cellular automata," in Proc. Int. Conf. Comput. Commun. Eng., 2008, pp. 1042–1045.
- [4] D. Abedi and G. Jaberipur, "Decimal full adders specially designed for quantum-dot cellular automata," IEEE Trans. Circuits Syst. II, Exp. Briefs, vol. 65, no. 1, pp. 106–110, Jan. 2018.
- [5] D. Ajitha, K. Ramanaiah, and V. Sumalatha, "An enhanced highspeed multi-digit BCD adder using quantum-dot cellular automata," J. Semicond., vol. 38, no. 2, pp. 1–9, 2017.
- [6] T. Zhang, V. Pudi, and W. Liu, "New majority gate-based parallel BCD adder designs for quantum-dot cellular automata," IEEE Trans. Circuits Syst. II, Exp. Briefs, vol. 66, no. 7, pp. 1232–1236, Jul. 2019.
- [7] Z. Li, Z. Chu, L. Wang, and Y. Xia, "Efficient design of decimal full adder using quantum-dot cellular automata," in Proc. IEEE Int. Conf. Solid-State Integr. Circuit Technol., 2018, pp. 1–3.
- [8] Z. Chu, Z. Li, Y. Xia, L. Wang, and W. Liu, "BCD adder designs based on three-input XOR and majority gates," IEEE Trans. Circuits Syst. II, Exp. Briefs, vol. 68, no. 6, pp. 1942–1946, Jun. 2021.

- [9] K. Walus, T. J. Dysart, G. A. Jullien, and R. A. Budiman, "QCADesigner: A rapid design and simulation tool for quantum-dot cellular automata," IEEE Trans. Nanotechnol., vol. 3, no. 1, pp. 26–31, Mar. 2004.
- [10] H. Cho and E. E. Swartzlander, "Adder and multiplier design in quantum-dot cellular automata," IEEE Trans. Comput., vol. 58, no. 6, pp. 721–727, Jun. 2009.
- [11] M. Mohammadi and S. Gorgin, "Design of non-restoring divider in quantum-dot cellular automata technology," IET Circuits, Devices Syst., vol. 11, no. 2, pp. 135–141, 2017.
- [12] D. Abedi, G. Jaberipur, and M. Sangsefidi, "Coplanar full adder in quantum-dot cellular automata via clock-zone-based crossover," IEEE Trans. Nanotechnol., vol. 14, no. 3, pp. 497–504, May 2015.
- [13] C. A. T. Campos, A. L. Marciano, O. P. V. Neto, and F. S. Torres, "Use: A universal, scalable, and efficient clocking scheme for QCA," IEEE Trans. Comput.-Aided Design Integr. Circuits Syst., vol. 35, no. 3, pp. 513–517, Mar. 2016.
- [14] A. Bahar and K. Wahid, "Design of QCA-serial parallel multiplier (QSPM) with energy dissipation analysis," IEEE Trans. Circuits Syst. II, Exp. Briefs, vol. 67, no. 10, pp. 1939–1943, Oct. 2020.
- [15] S. Perri, F. Spagnolo, F. Frustaci, and P. Corsonello, "Accuracy improved low-energy multi-bit approximate adders in QCA," IEEE Trans. Circuits Syst. II, Exp. Briefs, vol. 68, no. 11, pp. 3456–3460, Nov. 2021.
- [16] L. Wang and G. Xie, "A novel XOR/XNOR structure for modular design of QCA circuits," IEEE Trans. Circuits Syst. II, Exp. Briefs, vol. 67, no. 12, pp. 3327–3331, Dec. 2020.
- [17] A. Yan et al., "A double-node-upset self-recoverable latch design for high performance and low power application," IEEE Trans. Circuits Syst. II, Exp. Briefs, vol. 66, no. 2, pp. 287–291, Feb. 2019